

# **Serial port Transmitting and Receiving experiment**

#### 1 Document Introduction

This article mainly explains how to write the transceiver program of FPGA serial communication, and uses the state machine in the program, which is an important experiment to learn the state machine.

# 2 Experiment Environment

- ALINX Brand FPGA Development Board (AXKU040 FPGA Development Board)
- Serial debugging assistant

# 3 Experiment Principle

#### 3.1 Introduction to serial communication

The serial port described in this document refers to asynchronous serial communication, and asynchronous serial refers to UART (Universal Asynchronous Receiver/Transmitter), universal asynchronous receiving/sending. The UART is a chip that turns the parallel input into a serial output and is usually integrated on the motherboard. The UART includes a TTL level serial port and an RS232 level serial port. The TTL level is 3.3V, and RS232 is a negative logic level. It defines +5~+12V as low level, while -12~5V is high level. MDS2710, MDS SD4, EL805, etc. are RS232 interface. The EL806 has a TTL interface.

The serial interface includes RS-232-C, RS-422, RS485, etc. according to electrical standards and protocols. The RS-232-C, RS-422, and RS-485 standards only specify the electrical characteristics of the interface and do not involve connectors, cables, or protocols.

The serial communication of the FPGA development board is through the USB to serial port mode, which mainly solves the problem that many people do not have a serial port interface, so the electrical protocol standard is not involved here, and the usage is similar to the TTL level serial port. The FPGA chip uses two IO ports and is connected to the USB to serial port chip CP2102.





USB to serial port part of the AXKU040 FPGA development board

## 3.2 Asynchronous serial communication protocol

The message frame begins with a low start bit followed by 7 or 8 data bits, an available parity bit and one or more high stop bits. When the receiver finds the start bit it knows that the data is ready to be sent and tries to synchronize with the transmitter clock frequency. If parity is selected, the UART adds a parity bit after the data bit. The parity bit can be used to help with error checking. During reception, the UART removes the start and end bits from the message frame, performs parity on the incoming bytes, and converts the data bytes from serial to parallel. The UART transmission timing is shown below:



It can be seen from the waveform that the start bit is low, and the stop bit and the idle bit are both high, that is to say, it is high when there is no data transmission. With this feature we can receive data accurately, and when a falling edge event occurs, we believe that a data transfer will take place.

#### 3.3 About baudrate

The common serial communication baud rate is 2400, 9600, 115200, etc. The transmit and receive baud rates must be consistent in order to communicate correctly. The baud rate refers to the maximum number of data bits transmitted in 1 second, including the start bit, data bit, parity bit, and stop bit. If the communication baud rate is set to 9600, then the length of one data bit is 1/9600 seconds.



# 4 Programming

## 4.1 Receiving moduledesign

The serial port receiving module is a parameterized configurable module. The parameter "CLK\_FRE" defines the system clock frequency of the receiving module, the unit is Mhz, and the parameter "BAUD\_RATE" is the baud rate. The receiving state machine state transition diagram is as follows:



The "S\_IDLE" state is idle. After power-on, it enters "S\_IDLE". If the signal "rx\_pin" has a falling edge, we consider it the start bit of the serial port and enter the state "S\_START". After the end of a "BIT" time start bit, enter the data bit reception status "S\_REC\_BYTE". In this experiment, the data bit is 8 bits. After receiving, the system enters the "S\_STOP" state. In the "S\_STOP", there is no waiting for a BIT cycle, and only half of the BIT time is waited. This is because if you wait for one cycle, you may miss the start bit judgment of the next data, and finally enter the "S\_DATA" state, and send the received data to other modules. In this module we mention that in order to satisfy the sampling theorem, each data is sampled at the midpoint of the baud rate counter when accepting data to avoid data errors:

Note: This experiment does not have a parity bit

| Signal Name   | Direction | Width (bit) | Description                                                                        |
|---------------|-----------|-------------|------------------------------------------------------------------------------------|
| clk           | in        | 1           | System clock                                                                       |
| rst_n         | in        | 1           | Asynchronous reset, low reset                                                      |
| rx_data       | out       | 8           | Received serial data (8-bit data)                                                  |
| rx_data_valid | out       | 1           | The received serial port data is valid (high effective)                            |
| rx_data_ready | in        | 1           | Can receive data, send data when "rx_data_ready" and "rx_data_valid" are both high |
| rx_pin        | in        | 1           | Serial port receiving data input                                                   |

Serial port receiving module port



## 4.2 Transmit ing module design

The transmit mode design is similar to the receive module, and the state machine is also used. The state transition diagram is as follows:



After power-on, enter the "S\_IDLE" idle state. If there is a transmission request, enter the transmission start bit status "S\_START". After the start bit transmission is completed, the transmission data bit status "S\_SEND\_BYTE" is entered. After the data bit is sent, the transmission stop bit status is entered. "S\_STOP", the stop bit transmission is completed and then enters the idle state. In the data transmission module, the data written from the top-level module is directly passed to the register 'tx\_reg', and the data transfer is performed under the conditional transition of the state machine by the 'tx\_reg' register emulation serial transmission protocol:

```
always@(posedge clk or negedge rst_n)
begin
         if(rst_n == 1'b0)
                  tx_reg <= 1'b1;
         else
                  case(state)
                           S_IDLE,S_STOP:
                                    tx_reg \le 1'b1;
                           S_START:
                                    tx_reg \le 1'b0;
                           S_SEND_BYTE:
                                    tx_reg <= tx_data_latch[bit_cnt];
                           default:
                                    tx_reg \le 1'b1;
                  endcase
end
```

| Signal Name   | Direction | Width (bit) | Description                                                                                       |
|---------------|-----------|-------------|---------------------------------------------------------------------------------------------------|
| clk           | in        | 1           | System clock                                                                                      |
| rst_n         | in        | 1           | Asynchronous reset, low reset                                                                     |
| tx_data       | in        | 8           | Serial data to be sent (8-bit data)                                                               |
| tx_data_valid | in        | 1           | The serial port data transmit is valid (high effective)                                           |
| tx_data_ready | out       | 1           | Data can be transmit, and data is transmit when both "tx_data_ready" and "tx_data_valid" are high |
| tx_pin        | out       | 1           | Serial port transmitting data input                                                               |

Serial port transmitting module port



## 4.3 Test Program

The test program is that the FPGA sends a "HELLO ALINX\r\n" to the serial port for 1 second. If the serial port data is received during the non-transmission period, the received data is sent directly to the sending module and then returned. "\r\n", here is consistent with the C language, both are "Enter" and change Row.

The test program instantiates the transmitting module and the receiving module separately, and passes the parameters in, and the baud rate is set to 115200.

```
always@(posedge sys clk or negedge rst n)
begin
   if(rst n == 1'b0)
   begin
       wait_cnt <= 32'd0;
       tx_data <= 8'd0;
       state <= IDLE;
       tx_cnt <= 8'd0;
       tx_data_valid <= 1'b0;</pre>
```



```
end
    else
    case (state)
        IDLE:
             state <= SEND;
        SEND:
        begin
             wait cnt <= 32'd0;
             tx data <= tx str;
             if(tx data valid == 1'b1 && tx data ready == 1'b1 && tx cnt
< 8 'd12) //Send 12 bytes data
             begin
                 tx cnt <= tx cnt + 8'd1; //Send data counter
             end
             else if (tx data valid && tx data ready) //last byte sent is complete
             begin
                 tx cnt <= 8'd0;
                 tx data valid <= 1'b0;
                 state <= WAIT;</pre>
             end
             else if (~tx data valid)
             begin
                 tx data valid <= 1'b1;
             end
        end
        WAIT:
        begin
             wait cnt <= wait cnt + 32'd1;
             if (rx data valid == 1'b1)
             begin
                 tx data valid <= 1'b1;
                 tx data <= rx data; // send uart received data
             end
             else if (tx data valid && tx data ready)
             begin
                 tx data valid <= 1'b0;
             else if (wait cnt >= CLK FRE * 1000000) // wait for 1 second
                 state <= SEND;
         end
         default:
             state <= IDLE;
    endcase
end
//combinational logic
//Send "HELLO ALINX\r\n"
always@(*)
begin
    case (tx cnt)
        8'd0 : tx str <= "H";
        8'd1 : tx str <= "E";
        8'd2 : tx str <= "L";
        8'd3 : tx str <= "L";
        8'd4 : tx str <= "0";
         8'd5 : tx str <= " ";
         8'd6 : tx str <= "A";
```



```
8'd7 : tx str <= "L";
          8'd8 : tx str <= "I";
          8'd9 : tx str <= "N";
         8'd10: tx str <= "X";
8'd11: tx str <= "\r";
8'd12: tx_str <= "\n";
          default:tx str <= 8'd0;</pre>
     endcase
end
uart rx#
    .CLK FRE (CLK FRE) ,
    .BAUD RATE (115200)
) uart rx inst
                                     (sys clk
    .clk
    rst n (rst n (rx data .rx data valid .rx data ready (rx data ready .rx_pin (uart_rx
);
uart tx#
    .CLK FRE (CLK FRE) ,
    .BAUD RATE (115200)
) uart tx inst
     .clk
                                       (sys clk
                             (rst n
(tx data
(tx data valid
(tx_data_ready
(uart tx
    .rst n
    .tx data
    .tx data valid
    .tx data ready
    .tx pin
```



#### 5 Simulation

Here we have added a stimulus program vtf\_uart\_test.v to simulate uart serial reception. Here transmits 0xa3 data to uart\_rx of the serial module, each bit of data is transmitted at 115200 baud rate, 1 bit start, 8 bits 1 start bit, 8 data bits and 1 stop bit.

```
// Wait 1000 ns for global reset to finish
   #1000:
     rst_n = 1;
   // Add stimulus here
   #2000000:
 // $stop:
 end
 always #25 sys_clk_p = ~ sys_clk_p; //5ns一个周期,产生200MHz时钟源
 assign sys_clk_n=~sys_clk_p;
                               BPS_115200 = 86800: //每个比特的时间
parameter
                               SEND_DATA = 8' b1010_0011://
parameter
integer i = 0;
 initial begin
   uart_rx = 1'b1; //bus idle
  #10000 uart_rx = 1 b0; //stranmit start bit
   for (i=0;i<8;i=i+1)
   #BPS_115200 uart_rx = SEND_DATA[i]; //stranmit data bit
   #BPS_115200 wart_rx = 1'b0; //stranmit stop bit
   #BPS_115200 uart_rx = 1 b1; //bus idle
   end
```

The result of the simulation is as follows: when the program receives 8-bit data rx\_data[7:0] data bits a3, after receiving the data, uart\_tx will keep transmitting out the received data.





# 6 Experiment Testing

As the serial port of the FPGA development board uses a USB to serial chip, the serial driver should be installed first. The correct installation status of the driver is shown in the figure below (of course, the USB serial port should be connected to the computer). If not correctly connected, please refer to the appendix of this article "serial port driver installation".



As you can see from the figure, the serial port number assigned by the system to the serial port is "COM3", the allocation of the serial port number is done by the system, the automatic allocation of each computer may be different, here is "COM3", use the serial port number to choose according to their own allocation.

Open the serial port debugging, select "COM3" (according to your choice), set the baud rate 115200, check bit select None, data bits select 8, stop bits select 1, and then click "open serial port". If you can't find this small software use windows search Search function, search for "serial debugging" in the information folder given by ALINX.





After opening the serial port, you can receive "HELLO ALINX" every second, enter the text you want to transmit in the input box of the transmitting area, click "Transmit Manually", and you can see the characters you have transmit. You can see the characters you have transmitted by clicking "Transmit Manually".





## 7 Appendix

#### Serial port driver installation

Without driver installation, the following situation will appear under the device manager after plugging in the usb to serial port.



The driver installation file can be found in the "Software Tools & Drivers \ USB to Serial Driver" directory in the information we provide. If the operating system is 32-bit user double-click CP210x\_VCPInstaller\_x86.exe to start the installation; if the operating system is 64-bit user double-click CP210x VCPInstaller x64.exe to start the installation.



After the driver is successfully installed, open "Device Manager", open "Ports (**COM** and **LPT**)" and the corresponding **COM** number will appear. The assigned number is determined by the system.

